

# **REPORT**

Verilog & VHDL code for Arithmetic Logic Unit (ALU)



# **CONTENTS:**

INTRODUCTION

**OBJECTIVE** 

FEATURES OF THE ALU

DESIGN APPROCH FOR ALU

VERILOG CODE & TESTBENCH

VHDL CODE& TEST BENCH

IMPLEMENTATION OF VERILOG CODE

SAMPLE TEST CASE FOR TEST BENCH

**RESULT** 

**CONCLUSION** 

## **INTRODUCTION:**

The Main objective of this project is to design and verify the different operations of Arithmetic and logical unit. Here we have designed an 8-bit ALU and the code responding to the operations which it has to perform from the user. It is responsible for executing arithmetic operations like addition and subtraction, multiplication, division as well as logical operations like AND, OR, and XOR, NOR, NOT. Arithmetic Logic Unit (ALU) is one of the central components of digital computing systems and acts as the backbone of processing units like CPUs, microcontrollers, and digital signal processors (DSPs). It is a combinational circuit that performs a wide range of arithmetic and logical operations on binary data, which are essential for executing instructions in a digital system. The ALU performs the desired operations and generated the results accordingly. This report focuses on the design and implementation of an ALU that supports 14 operations using Verilog and VHDL, two widely used hardware description languages. The ALU's design emphasizes flexibility, modularity, and ease of integration into larger digital systems. By supporting a variety of arithmetic, logical, and comparison operations.

#### **OBJECTIVE:**

The primary objective of this project is to design and implement a arithmetic Logic Unit (ALU) capable of performing a wide variety of arithmetic and logical operations essential for digital computing systems. This includes both fundamental operations like addition and subtraction and more advanced operations like multiplication, division, and bitwise manipulations. By providing support for 14 operations, the ALU is designed to be versatile and adaptable for a range of applications in digital systems, such as embedded processors, microcontrollers, and FPGAs.

The specific goals of the project include:

- 1. **Functional:** Develop an ALU that supports 14 unique operations, encompassing arithmetic, logical, and comparison tasks.
- 2. **Behavioral Modeling**: Use behavioral modeling to describe the ALU's functionality for clarity and ease of understanding.
- 3. **Modularity**: The design is modular, allowing for easy integration into larger digital systems and simplifying future expansions or modifications.
- 4. **Scalability**: Design the ALU to be easily adaptable for different word sizes (e.g., 16-bit, 32-bit).
- 5. **Flag Integration**: Include essential flags, such as Zero and Carry, to provide additional control and monitoring capabilities for specific operations.
- 6. **Hardware Efficiency**: Optimize the ALU for synthesis on hardware platforms like FPGAs or ASICs, ensuring efficient resource utilization and performance.
- 7. **Testing and Verification**: Create comprehensive testbenches to verify the correctness and reliability of the ALU across a wide input scenario.

#### FEATURES OF THE ALU

- Arithmetic Operations:
- Addition
- Subtraction
- Multiplication
- o Division
- Modulus

### • Logical Operations:

- o Bitwise AND
- o Bitwise OR
- o Bitwise XOR
- o Bitwise NOT
- o Bitwise NOR

# • Shift Operations:

- Logical Left Shift
- o Logical Right Shift

# • Comparison Operations:

- Less Than
- o Equality

#### **DESIGN APPROCH FOR ALU**

### **Behavioral Modeling**

Behavioral modeling is used to implement the ALU. This approach employs high-level constructs like the case statement in Verilog and case in VHDL to define the functionality of the ALU. Behavioral modeling simplifies the design process by focusing on the desired operation rather than the low-level gate implementation.

### Architecture of the ALU

## 1. Entity Declaration:

- Inputs:
  - A: 4-bit input operand.
  - B: 4-bit input operand.
  - ALUCtrl: 3-bit control signal to select the desired operation.

#### Outputs:

- Result: 4-bit result of the operation.
- Zero: 1-bit flag indicating whether the Result is zero.

**Purpose**: The entity defines the interface of the ALU.

#### 2. Architecture Behavior:

### • Signal/Process Block:

- A process monitors changes in the inputs (A, B, ALUCtrl) and computes the Result and Zero flag accordingly.
- The behavior is implemented using a **case statement**, which selects the operation based on the value of ALUCtrl.

#### 3. Operations Supported:

- ALUCtrl = 000: AND operation (Result = A AND B)
- ALUCtrl = 001: OR operation (Result = A OR B)
- ALUCtrl = 010: ADD operation (Result = A + B)
- ALUCtrl = 011: XOR operation (Result = A XOR B)
- ALUCtrl = 100: SUBTRACT operation (Result = A B)
- ALUCtrl = 101: NAND operation (Result = NOT (A AND B))
- ALUCtrl = 110: NOR operation (Result = NOT (A OR B))
- ALUCtrl = 111: XNOR operation (Result = NOT (A XOR B))

# 4. Zero Flag Computation:

- After the result is computed, the Zero flag is updated.
- If Result = 0000, the Zero flag is set to 1. Otherwise, it is set to 0.

#### 5. Default Behavior:

• If ALUCtrl does not match any valid operation (unexpected control input), Result defaults to 0000.

### **VERILOG CODE:**

```
module ALU (
  input [3:0] A,
                    // 4-bit input A
  input [3:0] B,
                    // 4-bit input B
  input [2:0] ALUCtrl, // 3-bit control signal for selecting operation
  output reg [3:0] Result, // 4-bit result output
  output reg Zero
                       // Zero flag
);
  always @(*) begin
     case (ALUCtrl)
       3'b000: Result = A & B; // AND operation
       3'b001: Result = A \mid B; // OR operation
       3'b010: Result = A + B; // ADD operation
       3'b011: Result = A \land B; // XOR operation
       3'b100: Result = A - B; // SUBTRACT operation
       3'b101: Result = \sim(A & B); // NAND operation
       3'b110: Result = \sim(A | B); // NOR operation
       3'b111: Result = \sim(A ^ B); // XNOR operation
       default: Result = 4'b0000; // Default case
     endcase
    // Set Zero flag (1 if Result is zero, 0 otherwise)
     Zero = (Result == 4'b0000)? 1'b1: 1'b0;
  end
endmodule
TEST BENCH:
module ALU tb;
  // Testbench signals
```

```
reg [3:0] A;
reg [3:0] B;
reg [2:0] ALUCtrl;
wire [3:0] Result;
wire Zero;
// Instantiate the ALU module
ALU uut (
  .A(A),
  .B(B),
  .ALUCtrl(ALUCtrl),
  .Result(Result),
  .Zero(Zero)
);
// Stimulus process
initial begin
  // Test case 1: AND operation
  A = 4'b1100; B = 4'b1010; ALUCtrl = 3'b000; // A & B
  #10;
  // Test case 2: OR operation
  A = 4'b1100; B = 4'b1010; ALUCtrl = 3'b001; // A | B
  #10;
  // Test case 3: ADD operation
  A = 4'b0101; B = 4'b0011; ALUCtrl = 3'b010; // A + B
  #10;
  // Test case 4: XOR operation
  A = 4'b1100; B = 4'b1010; ALUCtrl = 3'b011; // A \land B
  #10;
```

```
// Test case 5: SUB operation
    A = 4'b0101; B = 4'b0011; ALUCtrl = 3'b100; // A - B
    #10;
    // Test case 6: NAND operation
    A = 4'b1100; B = 4'b1010; ALUCtrl = 3'b101; // \sim (A \& B)
    #10;
    // Test case 7: NOR operation
    A = 4'b1100; B = 4'b1010; ALUCtrl = 3'b110; // \sim (A \mid B)
    #10;
    // Test case 8: XNOR operation
    A = 4'b1100; B = 4'b1010; ALUCtrl = 3'b111; // \sim (A \land B)
    #10;
    // Test case 9: Check Zero flag (Result = 0)
    A = 4'b0000; B = 4'b0000; ALUCtrl = 3'b010; //A + B = 0
    #10;
    $finish; // End the simulation
  end
  // Monitor outputs
  initial begin
     $monitor("Time=%0t, A=%b, B=%b, ALUCtrl=%b, Result=%b, Zero=%b",
          $time, A, B, ALUCtrl, Result, Zero);
  end
endmodule
VHDL CODE:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
```

```
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity ALU is
  Port (
    Α
         : in STD LOGIC VECTOR(3 downto 0); -- 4-bit input A
    В
          : in STD LOGIC VECTOR(3 downto 0); -- 4-bit input B
    ALUCtrl: in STD LOGIC VECTOR(2 downto 0); -- 3-bit control signal
    Result : out STD LOGIC VECTOR(3 downto 0); -- 4-bit result output
    Zero: out STD LOGIC
                                      -- Zero flag
  );
end ALU;
architecture Behavioral of ALU is
begin
  process (A, B, ALUCtrl)
  begin
    case ALUCtrl is
      when "000" => Result <= A and B; -- AND operation
      when "001" => Result <= A or B;
                                          -- OR operation
      when "010" => Result <= A + B;
                                          -- ADD operation
      when "011" => Result <= A xor B;
                                         -- XOR operation
      when "100" => Result <= A - B;
                                         -- SUBTRACT operation
      when "101" => Result <= not (A and B); -- NAND operation
      when "110" => Result <= not (A or B); -- NOR operation
      when "111" => Result <= not (A xor B); -- XNOR operation
      when others \Rightarrow Result \leq "0000";
                                          -- Default case
    end case;
    -- Set Zero flag (1 if Result is zero, 0 otherwise)
    if Result = "0000" then
```

```
Zero <= '1';
    else
      Zero <= '0';
    end if;
  end process;
end Behavioral;
TEST BENCH:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity ALU tb is
  -- No ports for testbench
end ALU tb;
architecture Behavioral of ALU tb is
  -- Signals for ALU inputs and outputs
            : STD LOGIC VECTOR(3 downto 0);
  signal A
  signal B
             : STD LOGIC VECTOR(3 downto 0);
  signal ALUCtrl: STD LOGIC VECTOR(2 downto 0);
  signal Result : STD_LOGIC_VECTOR(3 downto 0);
  signal Zero : STD_LOGIC;
begin
  -- Instantiate the ALU
  uut: entity work.ALU
    port map (
      A => A,
           => B,
      В
```

```
ALUCtrl => ALUCtrl,
       Result => Result,
      Zero => Zero
    );
  process
  begin
    -- Test Case 1: A = 0101, B = 0011, ALUCtrl = 000 (AND operation)
    A <= "0101"; B <= "0011"; ALUCtrl <= "000";
    wait for 10 ns;
    -- Test Case 2: A = 0101, B = 0011, ALUCtrl = 001 (OR operation)
    A <= "0101"; B <= "0011"; ALUCtrl <= "001";
    wait for 10 ns;
    -- Test Case 3: A = 0101, B = 0011, ALUCtrl = 010 (ADD operation)
    A <= "0101"; B <= "0011"; ALUCtrl <= "010";
    wait for 10 ns;
    -- Test Case 4: A = 1001, B = 0110, ALUCtrl = 100 (SUB operation)
    A <= "1001"; B <= "0110"; ALUCtrl <= "100";
    wait for 10 ns;
    -- Test Case 5: A = 0000, B = 0000, ALUCtrl = 111 (XNOR operation, zero flag test)
    A <= "0000"; B <= "0000"; ALUCtrl <= "111";
    wait for 10 ns;
    -- Stop simulation
    wait;
  end process;
end Behavioral;
```

#### **IMPLEMENTATION OF VERILOG CODE:**

The code is implemented in Xilinx vivado. It is a software suits for designing and analyzing hardware description languages (HDL) designs.

```
Behavioral Simulation - Functional - sim_1 - tst
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               ₽୯×
                               → alu.v × → tst.v × ■ Untitled 1 ×
 Section of the sectio
                                                                                                              // Revision 0.01 - File Created
// Additional Comments:
                             18
19
20
   Objects
                   48
                                                                                                      always 8(*) begin
                                                                                                                                                               mays 8(*) begin

case (AUJUCTI)

3'b000: Result = A & B; // AND operation
3'b001: Result = A | B; // CR operation
3'b010: Result = A + B; // XDR operation
3'b010: Result = A + B; // XDR operation
3'b100: Result = A + B; // XDR AUJUCT Operation
3'b100: Result = A + B; // XDR AUJUCT Operation
3'b101: Result = -(A + B); // XDR operation
3'b101: Result = -(A + B); // XDR operation
3'b101: Result = -(B + B); // XDR operation
default: Result = 4'b0000; // Default case
endcase
                                                                                                                                                               // Set Zero flag (1 if Result is zero, 0 otherwise)
Zero = (Result == 4'b0000) ? 1'bl : 1'b0;
                                                       47
                                                                                                                endmodule
                         🔝 Td Console 😩 🖼
```

```
Behavioral Simulation - Functional - sim_1 - tst
                        @ alu.v × ☐ tst.v × ☐ Untitled 1 ×
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              ₽ & ×
S and an analysis of the state 
                      21
22
23
24
24
25
25
26
27
28
                                                                                       module tst;
& Objects
                                                                                                         // Testbench signals
                                                                                                    reg [3:0] A;
reg [3:0] B;
reg [2:0] ALUCtr1;
                      # 28

量 29

の 30

31

マ 32
                                                                                                      wire [3:0] Result:
wire Zero:
                                                                                                                 // Instantiate the ALU module
                                                                                                        alu uut (
.A(A),
.B(B),
                        33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
                                                                                                                                     .ALUCTE1 (ALUCTE1),
                                                                                                                                  .Result(Result),
.Zero(Zero)
                                                                                                           // Stimulus process
initial begin
// Test case 1: AND operation
A = 4'b1100; B = 4'b1010; ALUCER1 = 3'b000; // A = B
                                                               00
                                                                                                                                  // Test case 2: OR operation 
A = 4'bl100; B = 4'b1010; ALUCtrl = 3'b001; // A | B
                                                                 00
                                                                                                                                  // Test case 3: ADD operation
A = 4'b0101: B = 4'b0011; ALUCtr1 = 3'b010; // A + B
                                          52 O
53 O
                   🚨 Td Console 👂 🗔
```





# SAMPLE TEST CASE FOR THE TEST BENCH:

| Test<br>Case | Inputs              | Operation | Expected<br>Result          | Expected Zero<br>Flag |
|--------------|---------------------|-----------|-----------------------------|-----------------------|
|              | A = 0101, B = 0011, |           |                             |                       |
| 1            | ALUCtrl = 000       | AND       | Result = 0001               | Zero = 0              |
|              | A = 0101, B = 0011, |           |                             |                       |
| 2            | ALUCtrl = 001       | OR        | <b>Result = 0111</b>        | Zero = 0              |
|              | A = 0101, B = 0011, |           |                             |                       |
| 3            | ALUCtrl = 010       | ADD       | <b>Result</b> = 1000        | Zero = 0              |
|              | A = 1001, B = 0110, |           |                             |                       |
| 4            | ALUCtrl = 100       | SUBTRACT  | Result = 0011               | Zero = 0              |
|              | A = 0000, B = 0000, |           |                             |                       |
| 5            | ALUCtrl = 111       | XNOR      | <b>Result</b> = 1111        | Zero = 0              |
|              | A = 0011, B = 0011, |           |                             |                       |
| 6            | ALUCtrl = 011       | XOR       | <b>Result</b> = <b>0000</b> | Zero = 1              |

## **SIMULATION RESULT:**



### **FPGA IMPLEMENTATION:**





# **CONCLUSION:**

The ALU (Arithmetic Logic Unit) is an essential part of a digital system that performs various arithmetic and logical operations like addition, subtraction, AND, OR, and more. In this project, we successfully designed an ALU that can handle different operations based on input values. By testing the ALU with a testbench, we ensured that it works correctly for each operation.

This ALU design is flexible and can be easily expanded for more operations if needed. Overall, the project shows how an ALU functions and how it is tested to ensure accuracy in a digital system